Benha Faculty of Engineering 4<sup>th</sup> Year Electronics Examiner: Dr. Hatem ZAKARIA



Electrical Engineering Department Final Exam: 17 June 2014 Time allowed: 3 Hours

# Large Scale Integrated Systems (E402)

**Model Answer** 

## Question (1)

(25 Marks)

- a. State if the following statements are (✓) or (×) and justify your answer '*Note: Negation is not the answer*':
  - 1. Scaling down of the transistor dimensions *decreases* the packaging density and increases the switching speed of the MOS circuits. (**\***)
  - 2. Low power consumption of *bipolar transistor* allows for their very high integration density compared to *MOS transistors*. (×)
  - For n-MOS circuits it is preferable to keep the substrate doping as *high* as possible. (\*)
  - 4. CMOS transmission gates are superior to n-MOS pass transistors because they can output strong ones and strong zeroes. (✓)
  - 5. Polysilicon is better than metal for self-aligned gates. ( $\checkmark$ )
    - It doesn't melt during later processing
  - 6. For a 0.6  $\mu$ m CMOS process, the parameter  $\lambda$  is equal to 0.4  $\mu$ m. (\*)  $\lambda$  is equal to 0.3  $\mu$ m
  - 7. The minimum area of the n-MOS transistor channel  $2\lambda \times 2\lambda$ . (\*) -  $4\lambda \times 2\lambda$
  - 8. The channel length modulation factor λ accounts for the increase of the drain current with V<sub>GS</sub> in the saturation region. (\*)
    V<sub>DS</sub>
  - The threshold voltage of a n-MOS transistor can be raised by applying *a positive* body voltage. (x)
  - 10. In designing n-MOS pass transistor logic, it is preferable to drive a pass transistor with the output of another pass transistor. (**x**)
    - nMOS pass transistors pull no higher than  $V_{\text{DD}}\text{-}V_{\text{tn}}$

b.

| Α | B | С | V |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |





A junction between metal and a lightly doped semiconductor forms a *Schottky diode* that only carries current in one direction. When the semiconductor is doped more heavily, it forms a good ohmic contact with metal that provides low resistance for bidirectional current flow. The substrate must be tied to a low potential to avoid forward-biasing the p-n junction between the p-type substrate and the n+nMOS source or drain. Likewise, the n-well must be tied to a high potential. This is done by adding heavily doped substrate and well contacts, or *taps*, to connect GND and *VDD* to the substrate and n-well, respectively.



### **Question** (2)





b.

In (a), the transistor sees  $V_{gs} = V_{DD}$  and  $V_{ds} = V_{DS}$ . The current is

$$I_{DS1} = \frac{\beta}{2} \left( V_{DD} - V_t - \frac{V_{DS}}{2} \right) V_{DS}$$

In (b), the bottom transistor sees  $V_{gs} = V_{DD}$  and  $V_{ds} = V_1$ . The top transistor sees  $V_{gs} = V_{DD} - V_1$  and  $V_{ds} = V_{DS} - V_1$ . The currents are

$$U_{DS2} = \beta \left( V_{DD} - V_t - \frac{V_1}{2} \right) V_1 = \beta \left( \left( V_{DD} - V_1 \right) - V_t - \frac{\left( V_{DS} - V_1 \right)}{2} \right) \left( V_{DS} - V_1 \right)$$

Solving for  $V_1$ , we find

$$V_{1} = (V_{DD} - V_{t}) - \sqrt{(V_{DD} - V_{t})^{2} - (V_{DD} - V_{t} - \frac{V_{DS}}{2})}V_{DS}$$

Substituting  $V_1$  indo the  $I_{DS2}$  equation and simplifying gives  $I_{DS1} = I_{DS2}$ .

Page - 4

d.

(20 Marks)

The body effect does not change (a) because  $V_{sb} = 0$ . The body effect raises the threshold of the top transistor in (b) because  $V_{sb} > 0$ . This lowers the current through the series transistors, so  $I_{DS1} > I_{DS2}$ .

c.

The new threshold voltage is found as

$$\begin{split} \phi_s &= 2(0.026) \ln \frac{2 \bullet 10^{17}}{1.45 \bullet 10^{10}} = 0.85V \\ \gamma &= \frac{100 \bullet 10^{-8}}{3.9 \bullet 8.85 \bullet 10^{-14}} \sqrt{2(1.6 \bullet 10^{-19})(11.7 \bullet 8.85 \bullet 10^{-14})(2 \bullet 10^{17})} = 0.75V^{1/2} \\ V_t &= 0.7 + \gamma \left(\sqrt{\phi_s + 4} - \sqrt{\phi_s}\right) = 1.66V \end{split}$$

d. (a) 0; (b)  $2|V_{tp}|$ ; (c)  $|V_{tp}|$ ; (d)  $V_{DD} - V_{tn}$ 

Question (3)

(15 Marks)

a.

#### **Velocity saturation**.

As carriers scattering off the silicon lattice, the faster you try to go, the more often you collide. Beyond a certain level of fatigue, you reach a maximum average speed. In the same way, carriers approach a maximum velocity  $v_{sat}$  when high fields are applied

#### **Mobility Degradation**.

High voltage at the gate of the transistor attracts the carriers to the edge of the channel, causing collisions with the oxide interface that slow the carriers

b.  $V_{IL} = 0.3$ ;  $V_{IH} = 1.05$ ;  $V_{OL} = 0.15$ ;  $V_{OH} = 1.2$ ;  $NM_H = 0.15$ ;  $NM_L = 0.15$ 

c. <u>Estimate</u> the rising and falling propagation delays  $(t_{pdr}, t_{pdf})$  and the rising and falling contamination delays  $(t_{cdr} \text{ and } t_{cdf})$  for the 3-input NAND gate if the output is loaded with *h* identical NAND gates using Elmore delay model.











Figure (a) shows the equivalent circuit including the load for the falling transition. Node *n* has capacitance 3 *C* and resistance of *R*<sup>3</sup> to ground. Node *n* has capacitance 3 *C* and resistance (*R*<sup>3</sup> + *R*<sup>3</sup>) to ground. Node *Y* has capacitance (9 + 5 *h*) *C* and resistance (*R*<sup>3</sup> + *R*<sup>3</sup>) + *R*<sup>3</sup>) to ground. The Elmore delay for the falling output is the sum of these RC products,  $t_{par} = (3C)(R3) + (3C)(R3 + R3) + ((9 + 5h)C)(R3 + R3 + R3)) = (12 + 5h)RC$ .

Figure (b) shows the equivalent circuit for the falling transition. In the worst case, the two inner inputs are 1 and the outer input falls. Y is pulled up to *Voo* through a single pMOS transistor. The ON nMOS

transistors contribute parasitic capacitance that slows the transition. Node Y has capacitance  $(9 + 5\hbar)C$ and resistance R to the *Voo* supply. Node n has capacitance 3C. The relevant resistance is only R, not (R + R3), because the output is being charged only through R. This is what is meant by the resistance on the shared path from the source (*Voo*) to the node  $(n_2)$  and the leaf (Y). Similarly, node n has capacitance 3C and resistance R. Hence, the Elmore delay for the rising output is  $t_{pot} = (15 + 5\hbar)RC$ . The R3 resistances do not contribute to this delay. Indeed, they shield the diffusion capacitances, which don't have to charge all the way up before Y rises.



The contamination delay is the fastest that the gate might switch.

For the falling transition, the best case is that the bottom two nMOS transistors are already ON when the top one turns ON. In such a case, the diffusion capacitances on n1 and n2 have already been discharged and do not contribute to the delay. Figure (a) shows the equivalent circuit and the delay is

$$t_{cdf} = (9 + 5h)RC.$$

For the rising transition, the best case is that all three pMOS transistors turn on simultaneously. The nMOS transistors turn OFF, so n1 and n2 are not connected to the output and do not contribute to delay. The parallel transistors deliver three times as much current, as shown in Figure 4.16(b), so the delay is

$$t_{cdr} = (3 + (5/3)h)RC.$$

#### (Good Luck)